|
|
|
@ -18,6 +18,8 @@
|
|
|
|
|
|
|
|
|
|
#include "xparameters_ps.h"
|
|
|
|
|
|
|
|
|
|
#define XPS_BOARD_ZCU102
|
|
|
|
|
|
|
|
|
|
/******************************************************************/
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
@ -385,11 +387,6 @@
|
|
|
|
|
#define XPAR_PSU_CRL_APB_S_AXI_HIGHADDR 0xFF85FFFF
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
/* Definitions for peripheral PSU_CSU_0 */
|
|
|
|
|
#define XPAR_PSU_CSU_0_S_AXI_BASEADDR 0xFFCA0000
|
|
|
|
|
#define XPAR_PSU_CSU_0_S_AXI_HIGHADDR 0xFFCAFFFF
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
/* Definitions for peripheral PSU_DDR_PHY */
|
|
|
|
|
#define XPAR_PSU_DDR_PHY_S_AXI_BASEADDR 0xFD080000
|
|
|
|
|
#define XPAR_PSU_DDR_PHY_S_AXI_HIGHADDR 0xFD08FFFF
|
|
|
|
@ -680,7 +677,7 @@
|
|
|
|
|
|
|
|
|
|
/******************************************************************/
|
|
|
|
|
|
|
|
|
|
#define XPAR_XIPIPSU_NUM_INSTANCES 2
|
|
|
|
|
#define XPAR_XIPIPSU_NUM_INSTANCES 1
|
|
|
|
|
|
|
|
|
|
/* Parameter definitions for peripheral psu_ipi_1 */
|
|
|
|
|
#define XPAR_PSU_IPI_1_DEVICE_ID 0
|
|
|
|
@ -689,13 +686,6 @@
|
|
|
|
|
#define XPAR_PSU_IPI_1_BUFFER_INDEX 0
|
|
|
|
|
#define XPAR_PSU_IPI_1_INT_ID 65
|
|
|
|
|
|
|
|
|
|
/* Parameter definitions for peripheral psu_ipi_2 */
|
|
|
|
|
#define XPAR_PSU_IPI_2_DEVICE_ID 1
|
|
|
|
|
#define XPAR_PSU_IPI_2_BASE_ADDRESS 0xFF320000
|
|
|
|
|
#define XPAR_PSU_IPI_2_BIT_MASK 0x00000200
|
|
|
|
|
#define XPAR_PSU_IPI_2_BUFFER_INDEX 1
|
|
|
|
|
#define XPAR_PSU_IPI_2_INT_ID 66
|
|
|
|
|
|
|
|
|
|
/* Canonical definitions for peripheral psu_ipi_1 */
|
|
|
|
|
#define XPAR_XIPIPSU_0_DEVICE_ID XPAR_PSU_IPI_1_DEVICE_ID
|
|
|
|
|
#define XPAR_XIPIPSU_0_BASE_ADDRESS XPAR_PSU_IPI_1_BASE_ADDRESS
|
|
|
|
@ -703,13 +693,6 @@
|
|
|
|
|
#define XPAR_XIPIPSU_0_BUFFER_INDEX XPAR_PSU_IPI_1_BUFFER_INDEX
|
|
|
|
|
#define XPAR_XIPIPSU_0_INT_ID XPAR_PSU_IPI_1_INT_ID
|
|
|
|
|
|
|
|
|
|
/* Canonical definitions for peripheral psu_ipi_2 */
|
|
|
|
|
#define XPAR_XIPIPSU_1_DEVICE_ID XPAR_PSU_IPI_2_DEVICE_ID
|
|
|
|
|
#define XPAR_XIPIPSU_1_BASE_ADDRESS XPAR_PSU_IPI_2_BASE_ADDRESS
|
|
|
|
|
#define XPAR_XIPIPSU_1_BIT_MASK XPAR_PSU_IPI_2_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPSU_1_BUFFER_INDEX XPAR_PSU_IPI_2_BUFFER_INDEX
|
|
|
|
|
#define XPAR_XIPIPSU_1_INT_ID XPAR_PSU_IPI_2_INT_ID
|
|
|
|
|
|
|
|
|
|
#define XPAR_XIPIPSU_NUM_TARGETS 11
|
|
|
|
|
|
|
|
|
|
#define XPAR_PSU_IPI_0_BIT_MASK 0x00000001
|
|
|
|
@ -738,54 +721,30 @@
|
|
|
|
|
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_0_CH0_MASK XPAR_PSU_IPI_0_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_0_CH0_INDEX 0
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_0_CH1_MASK XPAR_PSU_IPI_1_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_0_CH1_INDEX 1
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_0_CH2_MASK XPAR_PSU_IPI_2_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_0_CH2_INDEX 2
|
|
|
|
|
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_1_CH0_MASK XPAR_PSU_IPI_0_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_1_CH0_INDEX 0
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_1_CH1_MASK XPAR_PSU_IPI_1_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_1_CH1_INDEX 1
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_1_CH2_MASK XPAR_PSU_IPI_2_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_1_CH2_INDEX 2
|
|
|
|
|
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_2_CH0_MASK XPAR_PSU_IPI_0_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_2_CH0_INDEX 0
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_2_CH1_MASK XPAR_PSU_IPI_1_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_2_CH1_INDEX 1
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_2_CH2_MASK XPAR_PSU_IPI_2_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_2_CH2_INDEX 2
|
|
|
|
|
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_3_CH0_MASK XPAR_PSU_IPI_0_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_3_CH0_INDEX 0
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_3_CH1_MASK XPAR_PSU_IPI_1_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_3_CH1_INDEX 1
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_3_CH2_MASK XPAR_PSU_IPI_2_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXA53_3_CH2_INDEX 2
|
|
|
|
|
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXR5_0_CH0_MASK XPAR_PSU_IPI_1_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXR5_0_CH0_INDEX 1
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXR5_0_CH1_MASK XPAR_PSU_IPI_2_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXR5_0_CH1_INDEX 2
|
|
|
|
|
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXR5_1_CH0_MASK XPAR_PSU_IPI_1_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXR5_1_CH0_INDEX 1
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXR5_1_CH1_MASK XPAR_PSU_IPI_2_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXR5_1_CH1_INDEX 2
|
|
|
|
|
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH0_MASK XPAR_PSU_IPI_1_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH0_INDEX 1
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH1_MASK XPAR_PSU_IPI_2_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH1_INDEX 2
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH2_MASK XPAR_PSU_IPI_3_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH2_INDEX 3
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH3_MASK XPAR_PSU_IPI_4_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH3_INDEX 4
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH4_MASK XPAR_PSU_IPI_5_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH4_INDEX 5
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH5_MASK XPAR_PSU_IPI_6_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH5_INDEX 6
|
|
|
|
|
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXR5_1_CH0_MASK XPAR_PSU_IPI_2_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_CORTEXR5_1_CH0_INDEX 2
|
|
|
|
|
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH0_MASK XPAR_PSU_IPI_3_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH0_INDEX 3
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH1_MASK XPAR_PSU_IPI_4_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH1_INDEX 4
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH2_MASK XPAR_PSU_IPI_5_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH2_INDEX 5
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH3_MASK XPAR_PSU_IPI_6_BIT_MASK
|
|
|
|
|
#define XPAR_XIPIPS_TARGET_PSU_PMU_0_CH3_INDEX 6
|
|
|
|
|
|
|
|
|
|
/* Definitions for driver QSPIPSU */
|
|
|
|
|
#define XPAR_XQSPIPSU_NUM_INSTANCES 1
|
|
|
|
|