Add Vectored Interrupt Support To SiFive RISC-V Demo (#871)
Update SiFive IAR demo to support vectored interrupts. This is a near copy of https://github.com/FreeRTOS/FreeRTOS/pull/797. Signed-off-by: Gaurav Aggarwal <aggarg@amazon.com> Co-authored-by: Gaurav Aggarwal <aggarg@amazon.com>pull/864/head^2
parent
1fc8a8ee42
commit
54d4eeaa26
@ -0,0 +1,2 @@
|
||||
# RISC-V SiFive HiFive1 Rev B Demo
|
||||
View https://www.freertos.org/RTOS-RISC-V-FreedomStudio-IAR-HiFive-RevB.html for more information on how to run this demo
|
@ -0,0 +1,101 @@
|
||||
/*
|
||||
* FreeRTOS V202112.00
|
||||
* Copyright (C) 2020 Amazon.com, Inc. or its affiliates. All Rights Reserved.
|
||||
*
|
||||
* Permission is hereby granted, free of charge, to any person obtaining a copy of
|
||||
* this software and associated documentation files (the "Software"), to deal in
|
||||
* the Software without restriction, including without limitation the rights to
|
||||
* use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of
|
||||
* the Software, and to permit persons to whom the Software is furnished to do so,
|
||||
* subject to the following conditions:
|
||||
*
|
||||
* The above copyright notice and this permission notice shall be included in all
|
||||
* copies or substantial portions of the Software.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||||
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS
|
||||
* FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR
|
||||
* COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER
|
||||
* IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
|
||||
* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
||||
*
|
||||
* https://www.FreeRTOS.org
|
||||
* https://github.com/FreeRTOS
|
||||
*
|
||||
*/
|
||||
|
||||
EXTERN freertos_risc_v_exception_handler
|
||||
EXTERN freertos_risc_v_interrupt_handler
|
||||
EXTERN freertos_risc_v_mtimer_interrupt_handler
|
||||
|
||||
SECTION `.text`:CODE:ROOT(7)
|
||||
CODE
|
||||
.option norvc
|
||||
PUBLIC freertos_vector_table
|
||||
|
||||
freertos_vector_table:
|
||||
IRQ_0:
|
||||
j freertos_risc_v_exception_handler
|
||||
IRQ_1:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_2:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_3:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_4:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_5:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_6:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_7:
|
||||
j freertos_risc_v_mtimer_interrupt_handler
|
||||
IRQ_8:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_9:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_10:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_11:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_12:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_13:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_14:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_15:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_LC0:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_LC1:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_LC2:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_LC3:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_LC4:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_LC5:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_LC6:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_LC7:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_LC8:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_LC9:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_LC10:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_LC11:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_LC12:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_LC13:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_LC14:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
IRQ_LC15:
|
||||
j freertos_risc_v_interrupt_handler
|
||||
/*-----------------------------------------------------------*/
|
@ -1 +1 @@
|
||||
Subproject commit b0a8bd8f28d0138b5eb70e8b53da3e9d17ce8d40
|
||||
Subproject commit f789a0e7907feca1a9019637219f0fd113a6c380
|
Loading…
Reference in New Issue