|
|
|
@ -31,7 +31,7 @@
|
|
|
|
|
* common across all currently supported RISC-V chips (implementations of the
|
|
|
|
|
* RISC-V ISA), and code that tailors the port to a specific RISC-V chip:
|
|
|
|
|
*
|
|
|
|
|
* + FreeRTOS\Source\portable\GCC\RISC-V-RV32\portASM.S contains the code that
|
|
|
|
|
* + FreeRTOS\Source\portable\GCC\RISC-V\portASM.S contains the code that
|
|
|
|
|
* is common to all currently supported RISC-V chips. There is only one
|
|
|
|
|
* portASM.S file because the same file is built for all RISC-V target chips.
|
|
|
|
|
*
|
|
|
|
@ -46,7 +46,7 @@
|
|
|
|
|
* compiler's!) include path. For example, if the chip in use includes a core
|
|
|
|
|
* local interrupter (CLINT) and does not include any chip specific register
|
|
|
|
|
* extensions then add the path below to the assembler's include path:
|
|
|
|
|
* FreeRTOS\Source\portable\GCC\RISC-V-RV32\chip_specific_extensions\RV32I_CLINT_no_extensions
|
|
|
|
|
* FreeRTOS\Source\portable\GCC\RISC-V\chip_specific_extensions\RV32I_CLINT_no_extensions
|
|
|
|
|
*
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|