MicroBlaze Debug Module (MDM)Debug module for MicroBlaze Soft Processor.Device FamilySpecifies the JTAG user-defined register used Specifies the Bus Interface for the JTAG UART Base AddressHigh AddressPLB Address Bus WidthPLB Data Bus WidthPLB Slave Uses P2P TopologyMaster ID Bus Width of PLBNumber of PLB MastersNative Data Bus Width of PLB SlavePLB Slave is Capable of BurstsNumber of MicroBlaze debug ports Enable JTAG UART AXI Address WidthAXI Data WidthAXI4LITE protocalMicroBlazeThe MicroBlaze 32 bit soft processorEnable Fault Tolerance SupportSelect implementation to optimize area (with lower instruction throughput)Select Bus InterfacesSelect Stream InterfacesEnable Additional Machine Status Register InstructionsEnable Pattern ComparatorEnable Barrel ShifterEnable Integer DividerEnable Integer MultiplierEnable Floating Point UnitEnable Unaligned Data ExceptionEnable Illegal Instruction ExceptionEnable Instruction-side AXI ExceptionEnable Data-side AXI ExceptionEnable Instruction-side PLB ExceptionEnable Data-side PLB ExceptionEnable Integer Divide ExceptionEnable Floating Point Unit ExceptionsEnable Stream Exception<qt>Enable stack protection</qt>Specifies Processor Version RegisterSpecify USER1 Bits in Processor Version RegisterSpecify USER2 Bits in Processor Version RegistersEnable MicroBlaze Debug Module InterfaceNumber of PC Breakpoints Number of Read Address Watchpoints Number of Write Address Watchpoints Sense Interrupt on Edge vs. Level Sense Interrupt on Rising vs. Falling Edge Specify Reset Value for Select MSR Bits<qt>Generate Illegal Instruction Exception for NULL Instruction</qt>Number of Stream Links Enable Additional Stream InstructionsBase Address High Address Enable Instruction Cache Enable WritesSize in BytesLine LengthUse Cache Links for All Memory Accesses Number of VictimsNumber of StreamsUse Distributed RAM for TagsData WidthBase AddressHigh AddressEnable Data CacheEnable WritesSize in BytesLine LengthUse Cache Links for All Memory Accesses Enable Write-back Storage PolicyNumber of VictimsUse Distributed RAM for TagsData WidthMemory ManagementData Shadow Translation Look-Aside Buffer SizeInstruction Shadow Translation Look-Aside Buffer SizeEnable Access to Memory Management Special RegistersNumber of Memory Protection ZonesPrivileged InstructionsEnable Branch Target CacheBranch Target Cache SizeLocal Memory Bus (LMB) 1.0'The LMB is a fast, local bus for connecting MicroBlaze I and D ports to peripherals and BRAM'Number of Bus Slaves LMB Address Bus Width LMB Data Bus Width Active High External ResetLocal Memory Bus (LMB) 1.0'The LMB is a fast, local bus for connecting MicroBlaze I and D ports to peripherals and BRAM'Number of Bus Slaves LMB Address Bus Width LMB Data Bus Width Active High External ResetLMB BRAM ControllerLocal Memory Bus (LMB) Block RAM (BRAM) Interface Controller connects to an lmb busLMB BRAM Base AddressLMB BRAM High AddressLMB Address Decode MaskLMB Address Bus Width LMB Data Bus Width Error Correction Code Select Interconnect Fault Inject Registers Correctable Error First Failing Register Uncorrectable Error First Failing Register ECC Status and Control Register ECC On/Off Register ECC On/Off Reset Value Correctable Error Counter Register WidthWrite Access setting Base Address for PLB InterfaceHigh Address for PLB InterfacePLB Address Bus WidthPLB Data Bus WidthPLB Slave Uses P2P TopologyMaster ID Bus Width of PLBNumber of PLB MastersPLB Slave is Capable of BurstsNative Data Bus Width of PLB SlaveFrequency of PLB SlaveS_AXI_CTRL Clock FrequencyS_AXI_CTRL Base AddressS_AXI_CTRL High AddressS_AXI_CTRL Address WidthS_AXI_CTRL Data WidthS_AXI_CTRL ProtocolLMB BRAM ControllerLocal Memory Bus (LMB) Block RAM (BRAM) Interface Controller connects to an lmb busLMB BRAM Base AddressLMB BRAM High AddressLMB Address Decode MaskLMB Address Bus Width LMB Data Bus Width Error Correction Code Select Interconnect Fault Inject Registers Correctable Error First Failing Register Uncorrectable Error First Failing Register ECC Status and Control Register ECC On/Off Register ECC On/Off Reset Value Correctable Error Counter Register WidthWrite Access setting Base Address for PLB InterfaceHigh Address for PLB InterfacePLB Address Bus WidthPLB Data Bus WidthPLB Slave Uses P2P TopologyMaster ID Bus Width of PLBNumber of PLB MastersPLB Slave is Capable of BurstsNative Data Bus Width of PLB SlaveFrequency of PLB SlaveS_AXI_CTRL Clock FrequencyS_AXI_CTRL Base AddressS_AXI_CTRL High AddressS_AXI_CTRL Address WidthS_AXI_CTRL Data WidthS_AXI_CTRL ProtocolBlock RAM (BRAM) BlockThe BRAM Block is a configurable memory module that attaches to a variety of BRAM Interface Controllers.Size of BRAM(s) in BytesData Width of Port A and BAddress Width of Port A and BNumber of Byte Write EnablesDevice FamilyAXI S6 Memory Controller(DDR/DDR2/DDR3)Spartan-6 memory controllerClock GeneratorClock generator for processor system.FamilyDevicePackageSpeed GradeInput Clock Frequency (Hz) Required Frequency (Hz)Required Phase Required GroupBuffered Variable PhaseRequired Frequency (Hz)Required PhaseRequired Group BufferedVariable PhaseRequired Frequency (Hz)Required PhaseRequired Group BufferedVaraible PhaseRequired Frequency (Hz)Required PhaseRequired GroupBufferedVariable PhaseRequired Frequency (Hz)Required PhaseRequired Group BufferedVariable PhaseRequired Frequency (Hz)Required PhaseRequired GroupBufferedVariable PhaseRequired Frequency (Hz)Required Phase Required GroupBufferedVariable PhaseRequired Frequency (Hz)Required PhaseRequired GroupBufferedVariable PhaseRequired Frequency (Hz)Required PhaseRequired GroupBufferedVariable PhaseRequired Frequency (Hz)Required PhaseRequired GroupBuffered Varaible PhaseRequired Frequency (Hz)Required PhaseRequired GroupBufferedVariable PhaseRequired Frequency (Hz)Required PhaseRequired GroupBufferedVariable PhaseRequired Frequency (Hz)Required PhaseRequired GroupBuffered Variable PhaseRequired Frequency (Hz)Required PhaseRequired GroupBufferedVariable PhaseRequired Frequency (Hz)Required PhaseRequired GroupBufferedVariable PhaseRequired Frequency (Hz)Required PhaseRequired GroupBuffered Variable PhaseRequired Frequency (Hz)Clock DeskewRequired Frequency (Hz)Required PhaseRequired GroupBufferedVariable Phase ShiftClock Primitive Feedback BufferProcessor System Reset ModuleReset management moduleDevice SubfamilyNumber of Clocks Before Input Change is Recognized On The External Reset Input Number of Clocks Before Input Change is Recognized On The Auxiliary Reset Input External Reset Active High Auxiliary Reset Active High Number of Bus Structure Reset Registered Outputs Number of Peripheral Reset Registered Outputs Number of Active Low Interconnect Reset Registered Outputs Number of Active Low Peripheral Reset Registered Outputs Device FamilyAXI InterconnectAXI4 Memory-Mapped InterconnectFamilyBase FamilyNumber of Slave Slots Number of Master Slots AXI ID Widgth AXI Address Widgth AXI Data Maximum Width Slave AXI Data WidthMaster AXI Data Width Interconnect Crossbar Data Width AXI ProtocolMaster AXI ProtocolMaster AXI Base AddressMaster AXI High AddressSlave AXI Base IDSlave AXI Thread ID WidthSlave AXI Is InterconnectSlave AXI ACLK RatioSlvave AXI Is ACLK ASYNCMaster AXI ACLK RatioMaster AXI Is ACLK ASYNCInterconnect Crossbar ACLK Frequency RatioSlave AXI Supports WriteSlave AXI Supports ReadMaster AXI Supports WriteMaster AXI Supports ReadPropagate USER SignalsAWUSER Signal Width ARUSER Signal WidthWUSER Signal Width RUSER Signal WidthBUSER Signal WidthAXI ConnectivitySlave AXI Single ThreadMaster AXI Supports ReorderingMaster generates narrow burstsSlave accepts narrow burstsSlave AXI Write AcceptanceSlave AXI Read AcceptanceMaster AXI Write IssuingMaster AXI Read IssuingSlave AXI ARB PriorityMaster AXI SecureMaster AXI Write FIFO DepthSlave AXI Write FIFO TypeSlave AXI Write FIFO DelaySlave AXI Read FIFO DepthSlave AXI Read FIFO TypeSlave AXI Read FIFO DelayMaster AXI Write FIFO DepthMaster AXI Write FIFO TypeMaster AXI Write FIFO DelayMaster AXI Read FIFO DepthMaster AXI Read FIFO TypeMaster AXI Read FIFO DelaySlave AXI AW RegisterSlave AXI AR RegisterSlave AXI W Register Slave AXI R RegisterSlave AXI B RegisterMaster AXI AW RegisterMaster AXI AR RegisterMaster AXI W RegisterMaster AXI R RegisterMaster AXI B RegisterC_INTERCONNECT_R_REGISTERInterconnect ArchitectureUse Diagnostic Slave PortGenerate InterruptsCheck for transaction errors (DECERR)Slave AXI CTRL ProtocolSlave AXI CTRL Address WidthSlave AXI CTRL Data WidthDiagnostic Slave Port Base AddressDiagnostic Slave Port High AddressSimulation debugSelect SI slot for DEBUG outputsSelect MI slot for DEBUG outputsThread depth of DEBUG signalAXI InterconnectAXI4 Memory-Mapped InterconnectFamilyBase FamilyNumber of Slave Slots Number of Master Slots AXI ID Widgth AXI Address Widgth AXI Data Maximum Width Slave AXI Data WidthMaster AXI Data Width Interconnect Crossbar Data Width AXI ProtocolMaster AXI ProtocolMaster AXI Base AddressMaster AXI High AddressSlave AXI Base IDSlave AXI Thread ID WidthSlave AXI Is InterconnectSlave AXI ACLK RatioSlvave AXI Is ACLK ASYNCMaster AXI ACLK RatioMaster AXI Is ACLK ASYNCInterconnect Crossbar ACLK Frequency RatioSlave AXI Supports WriteSlave AXI Supports ReadMaster AXI Supports WriteMaster AXI Supports ReadPropagate USER SignalsAWUSER Signal Width ARUSER Signal WidthWUSER Signal Width RUSER Signal WidthBUSER Signal WidthAXI ConnectivitySlave AXI Single ThreadMaster AXI Supports ReorderingMaster generates narrow burstsSlave accepts narrow burstsSlave AXI Write AcceptanceSlave AXI Read AcceptanceMaster AXI Write IssuingMaster AXI Read IssuingSlave AXI ARB PriorityMaster AXI SecureMaster AXI Write FIFO DepthSlave AXI Write FIFO TypeSlave AXI Write FIFO DelaySlave AXI Read FIFO DepthSlave AXI Read FIFO TypeSlave AXI Read FIFO DelayMaster AXI Write FIFO DepthMaster AXI Write FIFO TypeMaster AXI Write FIFO DelayMaster AXI Read FIFO DepthMaster AXI Read FIFO TypeMaster AXI Read FIFO DelaySlave AXI AW RegisterSlave AXI AR RegisterSlave AXI W Register Slave AXI R RegisterSlave AXI B RegisterMaster AXI AW RegisterMaster AXI AR RegisterMaster AXI W RegisterMaster AXI R RegisterMaster AXI B RegisterC_INTERCONNECT_R_REGISTERInterconnect ArchitectureUse Diagnostic Slave PortGenerate InterruptsCheck for transaction errors (DECERR)Slave AXI CTRL ProtocolSlave AXI CTRL Address WidthSlave AXI CTRL Data WidthDiagnostic Slave Port Base AddressDiagnostic Slave Port High AddressSimulation debugSelect SI slot for DEBUG outputsSelect MI slot for DEBUG outputsThread depth of DEBUG signalAXI InterconnectAXI4 Memory-Mapped InterconnectFamilyBase FamilyNumber of Slave Slots Number of Master Slots AXI ID Widgth AXI Address Widgth AXI Data Maximum Width Slave AXI Data WidthMaster AXI Data Width Interconnect Crossbar Data Width AXI ProtocolMaster AXI ProtocolMaster AXI Base AddressMaster AXI High AddressSlave AXI Base IDSlave AXI Thread ID WidthSlave AXI Is InterconnectSlave AXI ACLK RatioSlvave AXI Is ACLK ASYNCMaster AXI ACLK RatioMaster AXI Is ACLK ASYNCInterconnect Crossbar ACLK Frequency RatioSlave AXI Supports WriteSlave AXI Supports ReadMaster AXI Supports WriteMaster AXI Supports ReadPropagate USER SignalsAWUSER Signal Width ARUSER Signal WidthWUSER Signal Width RUSER Signal WidthBUSER Signal WidthAXI ConnectivitySlave AXI Single ThreadMaster AXI Supports ReorderingMaster generates narrow burstsSlave accepts narrow burstsSlave AXI Write AcceptanceSlave AXI Read AcceptanceMaster AXI Write IssuingMaster AXI Read IssuingSlave AXI ARB PriorityMaster AXI SecureMaster AXI Write FIFO DepthSlave AXI Write FIFO TypeSlave AXI Write FIFO DelaySlave AXI Read FIFO DepthSlave AXI Read FIFO TypeSlave AXI Read FIFO DelayMaster AXI Write FIFO DepthMaster AXI Write FIFO TypeMaster AXI Write FIFO DelayMaster AXI Read FIFO DepthMaster AXI Read FIFO TypeMaster AXI Read FIFO DelaySlave AXI AW RegisterSlave AXI AR RegisterSlave AXI W Register Slave AXI R RegisterSlave AXI B RegisterMaster AXI AW RegisterMaster AXI AR RegisterMaster AXI W RegisterMaster AXI R RegisterMaster AXI B RegisterC_INTERCONNECT_R_REGISTERInterconnect ArchitectureUse Diagnostic Slave PortGenerate InterruptsCheck for transaction errors (DECERR)Slave AXI CTRL ProtocolSlave AXI CTRL Address WidthSlave AXI CTRL Data WidthDiagnostic Slave Port Base AddressDiagnostic Slave Port High AddressSimulation debugSelect SI slot for DEBUG outputsSelect MI slot for DEBUG outputsThread depth of DEBUG signalAXI InterconnectAXI4 Memory-Mapped InterconnectFamilyBase FamilyNumber of Slave Slots Number of Master Slots AXI ID Widgth AXI Address Widgth AXI Data Maximum Width Slave AXI Data WidthMaster AXI Data Width Interconnect Crossbar Data Width AXI ProtocolMaster AXI ProtocolMaster AXI Base AddressMaster AXI High AddressSlave AXI Base IDSlave AXI Thread ID WidthSlave AXI Is InterconnectSlave AXI ACLK RatioSlvave AXI Is ACLK ASYNCMaster AXI ACLK RatioMaster AXI Is ACLK ASYNCInterconnect Crossbar ACLK Frequency RatioSlave AXI Supports WriteSlave AXI Supports ReadMaster AXI Supports WriteMaster AXI Supports ReadPropagate USER SignalsAWUSER Signal Width ARUSER Signal WidthWUSER Signal Width RUSER Signal WidthBUSER Signal WidthAXI ConnectivitySlave AXI Single ThreadMaster AXI Supports ReorderingMaster generates narrow burstsSlave accepts narrow burstsSlave AXI Write AcceptanceSlave AXI Read AcceptanceMaster AXI Write IssuingMaster AXI Read IssuingSlave AXI ARB PriorityMaster AXI SecureMaster AXI Write FIFO DepthSlave AXI Write FIFO TypeSlave AXI Write FIFO DelaySlave AXI Read FIFO DepthSlave AXI Read FIFO TypeSlave AXI Read FIFO DelayMaster AXI Write FIFO DepthMaster AXI Write FIFO TypeMaster AXI Write FIFO DelayMaster AXI Read FIFO DepthMaster AXI Read FIFO TypeMaster AXI Read FIFO DelaySlave AXI AW RegisterSlave AXI AR RegisterSlave AXI W Register Slave AXI R RegisterSlave AXI B RegisterMaster AXI AW RegisterMaster AXI AR RegisterMaster AXI W RegisterMaster AXI R RegisterMaster AXI B RegisterC_INTERCONNECT_R_REGISTERInterconnect ArchitectureUse Diagnostic Slave PortGenerate InterruptsCheck for transaction errors (DECERR)Slave AXI CTRL ProtocolSlave AXI CTRL Address WidthSlave AXI CTRL Data WidthDiagnostic Slave Port Base AddressDiagnostic Slave Port High AddressSimulation debugSelect SI slot for DEBUG outputsSelect MI slot for DEBUG outputsThread depth of DEBUG signalAXI UART (16550-style)AXI 16550/450 UART (Universal Asynchronous Receiver/Transmitter)Device FamilyAXI Clock Frequency AXI Base Address AXI High AddressAXI Address WidthAXI Data WidthUart Configuration External XIN is PresentExternal RCLK is PresentXIN Clock FrequencyAXI4LITE protocolInclude Modem Interface PortsInclude User Interface PortsSerial Data InputSerial Data OutputFreeze UARTTransmitter ClockClear To SendData Carrier DetectDriver disableData Set ReadyData Terminal ReadyUser Controlled OutputUser Controlled OutputReceiver 16x ClockRing IndicatorRequest To SendDMA Control SignalDMA Control SignalBaudrate Generator Reference ClockInverted XINAXI Timer/CounterTimer counter with AXI interfaceAXI4LITE protocolDevice FamilyThe Width of Counter in TimerCount WidthOnly One Timer is presentTRIG0 Active LevelTRIG1 Active LevelGEN0 Active LevelGEN1 Active LevelAXI Base Address AXI High AddressAXI Address WidthAXI Data WidthCapture Trig 0Capture Trig 1Generate Out 0Generate Out 1Pulse Width Modulation 0AXI Interrupt Controllerintc core attached to the AXIDevice FamilyAXI Base Address AXI High AddressAXI Address WidthAXI Data WidthNumber of Interrupt Inputs Type of Interrupt for Each Input Type of Each Edge Senstive Interrupt Type of Each Level Sensitive Interrupt Support IPR Support SIE Support CIE Support IVR IRQ Output Use Level The Sense of IRQ Output AXI4LITE protocolInterrupt Request OutputInterrupt InputsAXI SPI InterfaceAXI to Motorola Serial Peripheral Interface (SPI) adapterDevice FamilyAXI Base Address AXI High AddressAXI Address WidthAXI Data WidthInclude both Receiver and Transmitter FIFOs Include Receive and Transmit FIFORatio of AXI Clock Frequency To SCK Frequency C_SCK_RATIOTotal Number of Slave Select Bits in SS Vector C_NUM_SS_BITSNumber of SPI transfer bits C_NUM_TRANSFER_BITSAXI4LITE protocolLocal SPI Slave Select Active LOW InputMaster Out Slave InSPI Bus ClockSlave Select VectorMaster In Slave OutUtility IO MultiplexorUtility IO multiplexorSize of The Vector AXI IIC InterfaceAXI interface to Philips I2C bus v2.1Device FamilyAXI Base Address AXI High AddressAXI Address WidthAXI Data WidthOutput Frequency of SCL SignalUse 10-bit AddressWidth of GPIOAXI Clock FrequencyWidth of glitches removed on SCL inputWidth of glitches removed on SDA inputSDA level when Master transmit throttling occursAXI4LITE protocolIIC Serial ClockIIC Serial DataIIC General Purpose OutputAXI General Purpose IOGeneral Purpose Input/Output (GPIO) core for the AXI bus.Device FamilyAXI Base Address AXI High AddressAXI Address WidthAXI Data WidthGPIO Data Channel WidthGPIO Data WidthGPIO2 Data Channel WidthChannel 1 is Input Only Channel 2 is Input Only GPIO Supports InterruptsChannel 1 Data Out Default Value Channel 1 Tri-state Default Value Enable Channel 2 Channel 2 Data Out Default Value Channel 2 Tri-state Default Value AXI4LITE protocolGPIO1 Data IOGPIO2 Data IOAXI General Purpose IOGeneral Purpose Input/Output (GPIO) core for the AXI bus.Device FamilyAXI Base Address AXI High AddressAXI Address WidthAXI Data WidthGPIO Data Channel WidthGPIO Data WidthGPIO2 Data Channel WidthChannel 1 is Input Only Channel 2 is Input Only GPIO Supports InterruptsChannel 1 Data Out Default Value Channel 1 Tri-state Default Value Enable Channel 2 Channel 2 Data Out Default Value Channel 2 Tri-state Default Value AXI4LITE protocolGPIO1 Data IOGPIO2 Data IOAXI General Purpose IOGeneral Purpose Input/Output (GPIO) core for the AXI bus.Device FamilyAXI Base Address AXI High AddressAXI Address WidthAXI Data WidthGPIO Data Channel WidthGPIO Data WidthGPIO2 Data Channel WidthChannel 1 is Input Only Channel 2 is Input Only GPIO Supports InterruptsChannel 1 Data Out Default Value Channel 1 Tri-state Default Value Enable Channel 2 Channel 2 Data Out Default Value Channel 2 Tri-state Default Value AXI4LITE protocolGPIO1 Data IOGPIO2 Data IOAXI BRAM ControllerAttaches BRAM to the AXIDevice FamilyAXI4 ProtocolAXI Slave IP Base AddressAXI Slave IP High AddressAXI Slave IP Address WidthAXI Slave IP Data Width or BRAM Data WidthAXI Slave IP ID WidthSlave AXI Supports Narrow BurstsSlave Single Port BRAMInteconnect Slave AXI Read Address Channel RegisterInteconnect Slave AXI Write Address Channel RegisterInteconnect Slave AXI Write Back Channel RegisterInteconnect Slave AXI Read Data Channel RegisterInteconnect Slave AXI Write Data Channel RegisterInteconnect Slave AXI Write AcceptanceInteconnect Slave AXI Read AcceptanceAXI4-Lite ProtocolAXI4-Lite Slave IP Address WidthAXI4-Lite Slave Data WidthAXI4-Lite Slave IP Base AddressAXI4-Lite Slave IP High AddressInteconnect Slave AXI Control Read SupportInteconnect Slave AXI Control Write SupportEnable ECC FunctionalityEnable AXI4-Lite ECC Fault Injection RegistersSet ECC On/Off Reset ValueBlock RAM (BRAM) BlockThe BRAM Block is a configurable memory module that attaches to a variety of BRAM Interface Controllers.Size of BRAM(s) in BytesData Width of Port A and BAddress Width of Port A and BNumber of Byte Write EnablesDevice FamilyUtility Bus SplitBus splitting primitiveVector Size of Input Bus The Left Bit Position of The Out1 Output Bus First Bit of The Out2 Output Bus AXI External Memory Controller (SRAM/Flash/Cellular RAM)AXI External Memory Controller (SRAM/Flash/Cellular RAM)Family Supported AXI Register Interface Enable AXI Register Interface Addresses Width AXI Register Interface Data Width AXI Memory Interface ID Width AXI Memory Interface Addresses Width AXI Memory Interface Data Width AXI4 Memory Interface protocolAXI4 Register Interface protocolaxi clock period to calculate wait state pulse widths Number of Banks Include negative edge IO registers Data Bus Width of Bank 0 Data Bus Width of Bank 1 Data Bus Width of Bank 2 Data Bus Width of Bank 3 Execute Multiple Memory Accesses To Match Bank 0 Data Bus Width To AXI Data Bus Width Execute Multiple Memory Accesses To Match Bank 1 Data Bus Width To AXI Data Bus Width Execute Multiple Memory Accesses To Match Bank 2 Data Bus Width To AXI Data Bus Width Execute Multiple Memory Accesses To Match Bank 3 Data Bus Width To AXI Data Bus Width Memory type for Bank 0 Pipeline Latency of Bank 0 Type of parity of Bank 0 TCEDV of Bank 0 TAVDV of Bank 0 TPACC of Bank 0 THZCE of Bank 0 THZOE of Bank 0 TWC of Bank 0 TWP of Bank 0 TWPH of Bank 0 TLZWE of Bank 0 Memory type for Bank 1 Pipeline Latency of Bank 1 Type of parity of Bank 1 TCEDV of Bank 1 TAVDV of Bank 1 TPACC of Bank 1 THZCE of Bank 1 THZOE of Bank 1 TWC of Bank 1 TWP of Bank 1 TWPH of Bank 1 TLZWE of Bank 1 Memory type for Bank 2Pipeline Latency of Bank 2 Type of parity of Bank 2 TCEDV of Bank 2 TAVDV of Bank 2 TPACC of Bank 2 THZCE of Bank 2 THZOE of Bank 2 TWC of Bank 2 TWP of Bank 2 TWPH of Bank 2 TLZWE of Bank 2 Memory type for Bank 3 Pipeline Latency of Bank 3 Type of parity of Bank 3 TCEDV of Bank 3 TAVDV of Bank 3 TPACC of Bank 3 THZCE of Bank 3 THZOE of Bank 3 TWC of Bank 3 TWP of Bank 3 TWPH of Bank 3 TLZWE of Bank 3 Maximum data bus width of all memory banksBase Address of Register High Address of Register Base Address of Bank 0 High Address of Bank 0 Base Address of Bank 1 High Address of Bank 1 Base Address of Bank 2 High Address of Bank 2 Base Address of Bank 3 High Address of Bank 3 Memory Address BusMemory Write EnableMemory Output EnableMemory Chip Enable Active LowMemory Advanced Burst Address/Load New AddressMemory Reset/Power DownMemory Chip Enable Active HighMemory Qualified Write EnableMemory Byte EnableMemory Linear/Interleaved Burst OrderMemory Clock EnableMemory Read Not WriteMemory Clock EnableMemory Data BusMemory Data Parity BusAXI DMA EngineAXI MemoryMap to/from AXI Stream Direct Memory Access EngineAXI Lite Address WidthAXI Lite Data WidthDelay Timer Counter Resolution Primary clock Is Asynchronous Include Scatter Gather EngineInclude Scatter Gather Descriptor QueuingInclude AXI Status and Control StreamsUse Status Stream App LengthBuffer Length Field WidthAXI SG Address WidthAXI SG Data WidthAXI Control Stream WidthAXI Status Stream WidthInclude MM2S ChannelInclude MM2S Data Realignment EngineMaximum Memory Map Burst Size for MM2SMM2S Address WidthMM2S Memory Map Data WidthMM2S Stream Data WidthInclude S2MM ChannelInclude S2MM Data Realignment EngineMaximum Memory Map Burst Size for S2MM (data beats)S2MM Address WidthS2MM Memory Map Data WidthS2MM Stream Data WidthDevice FamilyBase AddressHigh AddressAXI Lite Clock FrequencyAXI Scatter Gather Clock FrequencyAXI MM2S Clock FrequencyAXI S2MM Clock FrequencyAXI Lite ProtocolAXI Lite Supports Read AccessAXI Lite Supports Write AccessAXI SG ProtocolAXI SG Support ThreadsBase AddressAXI SG Supports Narrow BurstsAXI SG Generates Read AccessesAXI SG Generates Write AccessesAXI MM2S ProtocolAXI MM2S Support ThreadsAXI MM2S Thread ID WidthAXI MM2S Supports Narrow BurstsAXI MM2S Generates Read AccessesAXI MM2S Generates Write AccessesAXI MM2S Interface Read IssuingAXI MM2S Interface Read FIFO DepthAXI S2MM ProtocolAXI S2MM Support ThreadsAXI S2MM Thread ID WidthAXI S2MM Supports Narrow BurstsAXI S2MM Generates Write AccessesAXI S2MM Generates Read AccessesAXI S2MM Interface Write IssuingAXI S2MM Interface Write FIFO DepthAXI MM2S Stream Interface ProtocolAXI S2MM Stream Interface ProtocolAXI MM2S Control Stream Interface ProtocolAXI S2MM Status Stream Interface ProtocolAXI Ethernet Embedded IPEmbedded Ethernet core that implements a Tri-mode (10/100/1000 Mbps) Ethernet MAC or a 10/100 Mbps Ethernet MAC to support MII/GMII/SGMII/RGMII/1000Base-X PHY typesAXI ProtocolAXI Stream Bus WidthAXI Stream Bus WidthAXI Stream Bus WidthAXI Stream Bus WidthAXI Stream ProtocolAXI Stream ProtocolAXI Stream ProtocolAXI Stream ProtocolAXI Stream ProtocolAXI Stream ProtocolDevice FamilyAXI Clock Freq in HZBase AddressHigh AddressAXI Address Width AXI Data Width AXI ID Width Spartan 6 Transceiver SidePHY AddressInclude IO and BUFG as Needed for the PHY Interface SelectedType of TEMACPhysical Interface TypeEnable Half Duplex modeTX Memory DepthRX Memory DepthEnable TX Checksum OffloadEnable RX Checksum OffloadTransmit VLAN translationReceive VLAN translationTransmit VLAN taggingReceive VLAN taggingTransmit VLAN strippingReceive VLAN strippingReceive Extended Multicast Address FilteringStatistics CountersAudio Video Bridging (AVB) - license requiredSimulation ModeC_STATS_WIDTHAXI Stream Tx Clock FreqAXI System ACE Interface Controller(Compact Flash)Interface between the AXI and the Microprocessor Interface (MPU) of the System ACE Compact Flash solution peripheralC_S_AXI_PROTOCOL C_FAMILY C_BASEADDR C_HIGHADDR C_S_AXI_ADDR_WIDTH C_S_AXI_DATA_WIDTH C_MEM_WIDTH Clock InputActive high Interrupt OutputAddress InputActive LOW Chip EnableActive LOW Output EnableActive LOW Write EnableData Input/Output